# National Cheng Kung University Department of Electrical Engineering

# Introduction to VLSI CAD (Spring 2022)

## **Lab Session 7**

## **SOM Processing System**

| Name      | Studen | ıt ID |
|-----------|--------|-------|
| 郭家佑       | F64096 | 5114  |
|           |        |       |
| Practical | Points | Marks |
| Lab 7_1   | 45     |       |
| Lab 7_2   | 45     |       |
| Demo      | 10     |       |
| Notes     |        |       |
|           |        |       |
|           | ·      |       |

Due: 15:00 April 27, 2022@ moodle

#### **Deliverables**

- 1) All Verilog codes including testbenches for each problem should be uploaded.
  - NOTE: Please **DO NOT** include source code in the paper report!
- 2) All homework requirements should be uploaded in this file hierarchy.
- 3) NOTE: 1. Please **DO NOT** upload waveforms (.fsdb or .vcd)!
- 4) If you upload a dead body which we can't even compile, you will get NO credit!
- 5) All Verilog file should get at least 90% SuperLint Coverage.
- 6) All homework requirements should be uploaded in this file hierarchy or you will not get full credit, if you want to use some sub modules in your design but you do not include them in your tar file, you will get 0 point.



Fig.1 File hierarchy for Homework submission

#### Lab 7 1

You are about to integrate all components (VEP, MIN\_1, MIN\_2, USS, Controller...) to form a SOM processing system. The block diagram of system is as shown in **Fig2** and **Fig3**. (Clock pin and reset pin is ignored in the graph, but you should implement it)



▲Fig2. The block diagram of system (external)



▲Fig3. The block diagram of system (internal)

## > Port list of each module:

## Controller

| Signal        | I/O    | bit | Description                         |
|---------------|--------|-----|-------------------------------------|
| clk           | Input  | 1   | Clock                               |
| rst           | Input  | 1   | Reset signal, active high           |
| D_update      | Output | 1   | Distance update enable, active high |
| W_update      | Output | 1   | Weight update enable, active high   |
| RAM_IF_A      | Output | 18  | Input feature RAM address           |
| RAM_IF_OE     | Output | 1   | Input feature RAM output enable     |
| RAM_W_A       | Output | 18  | Weight RAM address                  |
| RAM_W_WE      | Output | 1   | Weight RAM write enable             |
| RAM_RESULT_A  | Output | 18  | Result RAM address                  |
| RAM_RESULT_WE | Output | 1   | Result RAM write enable             |
| done          | Output | 1   | Pull to 1 if the system is done     |

## **≻** VEP

| Signal       | I/O    | Bit     | Description                                                                |
|--------------|--------|---------|----------------------------------------------------------------------------|
| clk          | Input  | 1       | Clock                                                                      |
| rst          | Input  | 1       | Reset signal, active high                                                  |
| W_update     | Input  | 1       | Weight update enable, active high                                          |
| D_update     | Input  | 1       | Distance update enable, active high                                        |
| neighbor_sel | Input  | 16(2x8) | Neighborhood function of 8 VEP weights (00=>1, 01=>0.25, 10=>0.125, 11=>0) |
| pixel        | Input  | 24      | Input pixel from RAM_if                                                    |
| d0~d7        | Output | 11      | Manhattan distance between 8 weights                                       |
| w0~w7        | Output | 24      | 8 weights                                                                  |

## > MIN\_1

| Signal      | I/O    | bit | Description                          |
|-------------|--------|-----|--------------------------------------|
| clk         | Input  | 1   | Clock                                |
| rst         | Input  | 1   | Reset signal, active high            |
| d0~d7       | Input  | 11  | Manhattan distance between 8 weights |
| w0~w7       | Input  | 24  | 8 weights                            |
| d_min       | Output | 11  | Minimum distance between d0~d7       |
| d_min_index | Output | 3   | Index of minimum distance            |
| W_min       | output | 24  | Weight of minimum distance           |

## > MIN\_2

| signal        | I/O    | bit | Description                           |
|---------------|--------|-----|---------------------------------------|
| clk           | Input  | 1   | clock                                 |
| rst           | Input  | 1   | Reset signal, active high             |
| d0~d7         | Input  | 11  | Minimum distance from MIN_1           |
| w0~w7         | Input  | 24  | Weight of minimum distance from MIN_1 |
| index0~index7 | Input  | 3   | Index of minimum distance from MIN_1  |
| <u>X_c</u>    | Output | 3   | The X coordinate of center weight     |
| <u>Y_c</u>    | Output | 3   | The Y coordinate of center weight     |
| weight_c      | output | 24  | Center weight                         |

## > USS

| signal       | I/O    | bit     | Description                                                                |
|--------------|--------|---------|----------------------------------------------------------------------------|
| clk          | input  | 1       | Clock                                                                      |
| rst          | Input  | 1       | Reset signal, active high                                                  |
| X_in         | Input  | 3       | USS module index                                                           |
| <u>X_c</u>   | Input  | 3       | The X coordinate of center weight                                          |
| <u>Y_c</u>   | Input  | 3       | The Y coordinate of center weight                                          |
| neighbor_sel | Output | 16(2x8) | Neighborhood function of 8 VEP weights (00=>1, 01=>0.25, 10=>0.125, 11=>0) |

#### > Top

| Signal                                 | I/O    | bit | Description                     |
|----------------------------------------|--------|-----|---------------------------------|
| clk                                    | Input  | 1   | Clock                           |
| rst                                    | Input  | 1   | Reset signal, active high       |
| RAM_IF_Q<br>RAM_W_Q<br>RAM_RESULT_Q    | Input  | 24  | Data output from RAM            |
| RAM_IF_OE<br>RAM_W_OE<br>RAM_RESULT_OE | Output | 1   | RAM output enable signal        |
| RAM_IF_WE<br>RAM_W_WE<br>RAM_RESULT_WE | Output | 1   | RAM write enable signal         |
| RAM_IF_A<br>RAM_W_A<br>RAM_RESULT_A    | Output | 18  | RAM address                     |
| RAM_IF_D<br>RAM_W_D<br>RAM_RESULT_D    | output | 24  | Data written into RAM           |
| done                                   | Output | 1   | Pull to 1 if the system is done |

#### ➤ Understanding the function:

Once system is initialized, it

- a) Read input pixel from RAM if
- b) Calculate Manhattan distance and fin the minimum distance
- c) Update the weight memory
- d) Repeats the process step(a)~(c)until the last pixel of RAM\_if is read
- e) writes the trained codebook to the RAM\_w
- f) read input pixel from RAM\_if and inference the picture
- g) writes the lossy compression picture to the RAM result
- h) repeats the process step (f) $^{\sim}$ (g) until the last pixel of RAM\_result is writed;
- i) flags "done" when system is completed

Describe your design in detail. You can draw internal architecture or block diagram to describe your dsign.

#### ■ VEP



- 1. 在 training weight 時,W\_update 會一直為 1(可更新 weight),VEP 會將 input 進來的 pixel 先經過一個 pixel\_latch 存起來,因為 RAM 給的時候已經是在 負緣了,剩下的時間已經很少了,若繼續計算會導致 clk period 便很長。接著利用 pixel\_latch 算出與 VEP 內 64 個 weight(初始值為 )距離,並將這個距離 output,以及將 VEP 內部的 weight 傳下去(這部分其實在 training 時可以忽略),經過後面 module 運算後,可由 USS module 傳來每一個 weight 的 neightbor\_sel,進而依造每個要更新的權重(1. 傳來的 neightbor 00 01 10 11 分別用 continuous assign 來判斷要 shift 量 2. input 與 weight 的減法在之前算中心 距離就算過一遍可以直接拿來用)並在下一個 cycle 更新 weight。
- 2. 在 w\_weight 階段時,W\_update 會變為 0(即不可以更動 weight 了),控制訊號的 RAM\_W\_A 會 fanout 一條 wire 來給 mux 做選擇訊號,在依照選擇訊號將 weight 一個一個寫入到 RAM W 內。
- 3. 在 w\_pic 階段,W\_update 會一樣為 0(即不可以更動 weight 了),這次我就不用 LAB6\_2 的設計 pipeline 回來 MAN 在 output 出去(也就是說 weight 都用 F/F 存在 VEP 內部,不會 output 出來),而我這次的做法是將其 weight output 下去,選擇 8 個最小的就繼續傳下去,直到 resutlt,因為一個 cycle 的時間已經被 VEP 拖很久了,所以我不想要在回去 VEP 內輸出,這樣完成就要兩個 cycle 會拖更久。

### ■ MIN\_1



 $MIN_1$  設計就簡單許多,跟 lab6 很像,只是這次多一個 output 要將  $d_min_pos$  的 weight 傳下去給  $w_pic$  用。

#### ■ MIN\_2



而 MIN\_2 跟 MIN\_1 功能很像,都是在找最短距離的位置,只是就直接将前一級的 Y 座標一起傳入,就不用像我 Lab6 一樣再多寫一個 compare 來比較位置。而輸出的部分在 w\_weight 時會將  $d0^{\sim}d7$  最小的 XY 座標輸出到  $X_{c}$  、  $Y_{c}$ 

内,供給 USS module 内做使用;而當 w\_pic 時,weight\_c 則會依照算出的 X\_c 去找 w0~w7 哪一個 weight 是最小的,並輸出到 RAM\_RESULT 中。

#### USS



USS module 則時會在 training 時起作用,利用輸入進來的  $X_c \cdot Y_c$  與自身的 X 座標  $X_i$  m 來判斷有沒有在 25 宮格內,我是先用自身 X 座標來過濾一層,在依照每一個要輸出的 Y 座標去跟  $Y_c$  在過濾一層,就可以得到 Neightbor\_sesl。

#### ■ Controller



Controller module 內部主要有分成三個部分,一個是根據寫入 RAM Address 來更新 state;另一部分是讓用 counter 來更新每次要去 RAM 寫或讀的位置;第 三部分是根據 state 來 output W\_update、D\_update 等 enable 訊號。

• Draw your state diagram in controller and explain it



當 rst 為 positive trigger 時,state 更新到 idel stae,而下一個 cycle 則直接 shift 到 som state,開始依照 RAM\_IF 從-1 開始讀 input pixel 來做 training,當 RAM\_IF\_A 讀取到最尾端時,則下一個 state 切換到 w\_weight,作法也跟前面一樣開始算要寫的位置,直到 63 則跳到下一個 w\_pic state,當 w\_pic state 的 Address 讀到尾巴時則下一個 cycle shift 到 have\_done state,並結束整個 simulation。

- 1) Complete the Controller, VEP, MIN\_1, MIN\_2, USS, and TOP module, in the system.
- 2) Compile the verilog code to verify the operations of this module works properly.
- 3) Synthesize your *TOP.v* with following constraint:
- Clock period: no more than 20 ns.
- Don't touch network: clk.
- Wire load model: saed14rvt\_ss0p72v125c.
- Synthesized verilog file: *top syn.v.*
- Timing constraint file: *top\_syn.sdf*.

4) Please attach your waveforms and specify your operations on the waveforms.

#### Controller:



可看到當 rst trigger 時,state 會初始到 idle state,而下一個 cycle 則會 shift 到 som state 算 weight(橘色部分)。而當 state 為 som 時,RAM\_IF\_OE 為 1 則可從記憶體內讀取資料(紫筆所畫),並將 pixel 送入八個 VEP 中進行 training。而綠色的 W\_update\_latch 是因為我有將 pixel 用 pixel\_latch 存下來,方便下一個 cycle 有更久的時間做運算,所以 W\_update 也要順延一個週期 在 output 出去。



當 RAM\_IF\_A 讀到 4095 時(紫筆所畫), RAM\_IF\_OE 的訊號會變成 Low,且會將 next\_state 設為 w\_weight,並在下一個 cycle 將 state 更新成 w\_weight(紅筆所畫)。在這個 state, VEP 內部 F/F 存的 weight 就不能更動了,所以 W\_update 為 Low(綠筆所畫)。而要將 weight 輸出到 RAM\_W 去, WE 必須為 high(黃筆所畫),而寫入的位置會依入從 0~64。



將 64 個 weight 寫入 RAM\_W 後,state 就會切換到 w\_pic 了(紅筆所畫)。而從 RAM\_IF 讀取 pixel 這部分跟前面 som state 的做法是一樣的(紫筆所畫),但是要 將算出來的 tag(inferance)寫回 RAM\_RESULT 就要比 pixel\_latch 延遲一個 cycle 了,因為 RAM 必須在下一個正緣才能寫入(綠筆所畫)。



而當 RAM\_RESULT\_A 寫到最後一個位置時, next\_state 必須設為 have\_done(紅筆所畫), 並將所有有關 RAM 的 enable 訊號設為 low(綠筆所畫)。

#### VEP:



可看到在 SOM state 時,紅色的 pixel\_latch 會 keep 住 pixel 的值一個 cycle,而由 controller 來綠色的 W\_update 在 SOM state 時都為 height。而紫色的 neightbor\_sel 因為會經過中經其他 module 的 delay 而比較晚送達。



進入 w\_weight 階段時,因為 RAM\_IF\_OE 的訊號都為 low,即代表資料無法從記憶體讀進來了,所以會造成算短最短距離的紅色部分都為 XX。而 W\_update 為 low 的關係(綠筆所畫),VEP 內存的 weight 不能再更動,所以會看到黃色的 weight 都會保持值。



進入 w\_pic state 時,VEP 又開始運作了,只是這次 w\_update 都為 low,所以 weight 都不能更動,只能依造 input 進來的 pixel 來與已經收斂完的 weight 算曼哈頓距離,直到 input 進來的 4096 個 pixel 算完就結束。

#### MUX:



可看到  $\max$  會根據要寫入  $\mathrm{RAM}_{\mathrm{W}}$  A 的訊號的不同的 sel 訊號來挑選從  $\mathrm{VEP}$  過來的 input weight,並由 o 將其輸出。

#### MIN 1:



 $Min_1$  的功能很簡單,就是從八個曼哈頓距離選出最小的,並將其 index、距離和所對應的 weight 一起輸出。

#### MIN\_2:



在 som state 中,min\_2 的功能筆 min\_1 複雜一點,要將它是第幾個 vep(X 座標),和該 vep 最小的曼哈頓距離(Y 座標)透過  $X_c$ 、 $Y_c$  輸出。



而在 w\_pic state,min\_2 又多了一項輸出 inferance 的功能,將算出的中心點座標轉換成該對應的 weight,並輸出到 RAM\_RESULT 裡。

#### USS:



Uss module 則會對前面傳來的中心座標做出周圍訊號要更新的權重比例。像 是第一筆資料的中心座標為(7,7),則(7,7) 更新的 neighbor 權重比例為 1,周圍的 (6,7)(7,6)(6,6)更新的 neighbor 權重比例為 0.25, 再更周圍的(5,7)(5,6)(5,5)(6,5)(7,5) 則會更新比例為 0.125。

所以就以 vep7 的角度來看(7,0)(7,1)(7,2)(7,3)(7,4)(7,5)(7,6)(7,7),所輸出的 neightbor sel 會為(11,11,11,11,11,10,01,00), 即為波型上綠筆所畫的 ffe4。

#### Show simulation result 5)

#### Presim:

```
RAM_RESULT[ 4086] = 92675b, pass
RAM_RESULT[ 4087] = 92675b,
                          pass
                           pass
RAM_RESULT[ 4088] = 906155,
RAM RESULT[ 4089] = 8c624a,
                           pass
RAM_RESULT[ 4090] = 8c624a,
                           pass
RAM_RESULT[ 4091]
                = 976d55, pass
RAM RESULT[4092] = 976d55, pass
RAM_RESULT[ 4093] = 8c624a, pass
RAM_RESULT[ 4094] = 875f4c, pass
RAM_RESULT[4095] = 8d6958, pass
        *********
        **
            Congratulations !!
                                  **
                                          / 0.0
            Simulation PASS!!
                                  **
                                  **
Simulation complete via $finish(1) at time 85072850 PS + 2
./top_tb. v: 236
                      $finish;
xcelium> exit
       xmverilog
                       20.09-s007: Exiting on Apr 22, \underline{2}022 at 23:43:48 CST (total: 00:05:36)
TOOL:
vlsicad6:/home/user2/vlsi22/vlsi2253/AAA/Lab7/Lab7_1 %
Postsim:
```

```
POSTSIM:

NAM RESULT[4079] = 06402U, pdss
RAM RESULT[4079] = 66462b, pass
RAM RESULT[4080] = 66462b, pass
RAM RESULT[4081] = 66462b, pass
RAM RESULT[4081] = 66462b, pass
RAM RESULT[4081] = 724933, pass
RAM RESULT[4082] = 724933, pass
RAM RESULT[4084] = 906155, pass
RAM RESULT[4084] = 906155, pass
RAM RESULT[4084] = 92675b, pass
RAM RESULT[4086] = 26675b, pass
RAM RESULT[4086] = 26675b, pass
RAM RESULT[4086] = 86624a, pass
RAM RESULT[4091] = 976055, pass
RAM RESULT[4091] = 87514c, pass
RAM RESULT[4091] = 87514c, pass
RAM RESULT[4091] = 87514c, pass
                                                                                                                                                                                                                                   / 0.0
                                               ** Congratulations !!
                                               ** Simulation PASS!!
  Simulation complete via finish(1) at time 85072850 PS + 2 ./top_tb.v:237 finish;
     xcelium> exit
    TOOL: xmverilog 20.09-s007: Exiting on Apr 27, 2022 at 11:18:08 CST (total: 00:25:28) vlsicad6:/home/user2/vlsi22/vlsi2253/AAA/Lab7/Lab7 1 %
```

#### Show SuperLint coverage (TOP.v)



Coverage = 99.8%

(有兩個是 RAM 跟 TOP 之間的 port 沒被用到,分別為 RAM\_W\_Q、RAM\_RESULT\_Q。另一個是因為我把 Design 改成 single cycle 後 D\_update 就沒用到了,所以就多一個 unused)

7) Your clock period, total cell area, post simulation time (TOP.v)

Clock period: 10.3ns Total cell area: 17958

Post simulation time: 85072ns

```
Number of ports:
                                                    31533
         Number of nets:
                                                    71228
         Number of cells:
                                                    37563
         Number of combinational cells:
                                                     34848
         Number of sequential cells:
                                                     1789
         Number of macros/black boxes:
                                                        Ω
        Number of buf/inv:
                                                    11878
         Number of references:
                                                        30
                                             15995.588078
         Combinational area:
                                              2367.718782
        Buf/Inv area:
        Noncombinational area:
                                              1963.012840
        Macro/Black Box area:
                                                 0.000000
                                             10504.222427
        Net Interconnect area:
         Total cell area:
                                             17958.600918
                                             28462.823345
        design_vision>
       Log History
       design_vision>
Ready
RAM RESULT[4090] - 00024a, pass
RAM_RESULT[4092] = 976d55, pass
RAM_RESULT[4093] = 8c624a, pass
RAM_RESULT[4094] = 875f4c, pass
RAM_RESULT[4095] = 8d6958, pass
            Congratulations !!
            Simulation PASS!!
Simulation complete via $finish(1) at time 85072850 PS + 2
./top tb.v:237
                         $finish:
xcelium> exit
TOOL: xmverilog
                         20.09-s007: Exiting on Apr 27, \underline{2}022 at 11:18:0
vlsicad6:/home/user2/vlsi22/vlsi2253/AAA/Lab7/Lab7_1 %
```

8) Please describe how you optimize your design when you run into problems in synthesis .ex: plug in some registers between two instances to shorten your datapath, resource sharing for some registers to reduce your cell area.

原本我也是切成好幾個 stage 來設計 LAB7,但是後來寫到 VEP 要拉 neighbor\_sel 的線回來的時候想到不太對,因為若要用 pipeline 加速的話,下一筆要 training 的 weight 必須就要先更新過的,不能等 4~5 個 cycle 才更新,這要會有 data hazard。原本也想改成用 forwarding 和 flush 來解決這個 data hazard,但後來覺得可以 pipeline 的 pixel 少之又少,因為 input pixel 的圖片通常都是彼此間為類似的 pixel,所以要找中心點必會與上一次更新的有關,而且要forwarding+flush 面積一定會大很多不符合效益,所以後來就沒常識了。

後來遇到前面 SOM 沒辦法 pipeline 後,我就在想如果後面算 inferance 能夠用 pipeline 是能夠快多少?原因為我大致就抓了 VEP 一定會 dominate 整個 cycle 的 period,而 pipeline 若沒辦法壓低 period 則跟 single cycle 是同等的事情,而且

面積一定還會因為一對 register 而大幅增加。此外,我看到題目兩題給的 inferance 數量都沒有比要 traing 的還多,所以就大膽猜測用 single cycle 來寫會比較快,頂 多若發現 period 超過 20ns 則換成要插 register 的寫法。後來 postsim 出來果然時間比別組快將近一倍,而且面積也小好幾千,就大概知道後面用 pipeline 其實沒辦法快多少,因為 inferance 的數量不夠多。

我優化面積的方法無疑就是將不會用到的 bit 數能砍就砍,能刪的 reg 就刪或是用 wire 代替,而我發現我原本用 for 寫的電路跟我把 for 裡的電路全部展開的寫法相比,合成 tool 會將用 for 的合的比我自己寫還小一點,蠻訝異的。此外若原本用 continuous assign 反而面積會因為合成的原件固定了,會比用 reg +always(\*)的 combinational 還大 。

底下為各個 module 所需花的最長時間:

#### VEP time:





從合成的 timeing report 或是波形圖都可看出 VEP dominate 了整個 cycle 時間,所以若 pipeline period 一定會受到 7.89ns 所限制。除非我後來想到若切兩刀,即 VEP 前面算曼哈頓距離到 MIN\_2 結束一刀,USS 回來到 VEP 算 total\_shift 和 weight(t)+更新權重,說不定就能將整個 period 10.3 分配到剛好約一半 5.7~6 左右,這樣 pipeline 起來就很有感了,總時間說不訂就會控制在 (4096\*2+64+4098)\*5.7=70417ns 左右了,這是我想到可以再更優化的解法。

#### VEP area:

```
saed14rvt_ss0p72v125c (File: /usr/cad/CBDK/SAED14_EDK_rvt/db_cc
Number of ports:
Number of nets:
Number of cells:
                                            5450
Number of combinational cells:
                                           5122
Number of sequential cells:
Number of macros/black boxes:
                                             216
Number of buf/inv:
                                           1216
Number of references:
                                             133
                                   1921.054778
Combinational area:
Buf/Inv area:
                                     229.015197
Noncombinational area:
                                    236.563205
Macro/Black Box area:
                                      0.000000
                                    2992.401393
Net Interconnect area:
Total cell area:
                                    2157.617982
Total area:
                                    5150.019375
design_vision>
```

可看到 VEP 內部有大量 F/F,主導了整個 TOP module 的面積。

#### MIN\_1 time:

```
U576/X (SAEDRVT14_0AI21_0P5)
                                                    0.01
                                                                  0.56 r
  U6/X (SAEDRVT14_OAI22_1)
                                                    0.03
                                                                  0.59 f
  U4/X (SAEDRVT14_INV_S_1)
U388/X (SAEDRVT14_OA2BB2_V1_1)
                                                    0.04
                                                                  0.63 r
                                                    0.05
                                                                  0.69 r
  U295/X (SAEDRVT14_E02_V1_0P75)
  U294/X (SAEDRVT14_ND2_CDC_0P5)
U332/X (SAEDRVT14_0R4_1)
                                                    0.02
                                                                  0.75
                                                    0.03
                                                                  0.78
  U176/X (SAEDRVT14_OR4_1)
  U92/X (SAEDRVT14_AN4_1)
U100/X (SAEDRVT14_AN3_0P75)
                                                    0.03
                                                                  0.84
                                                    0.03
                                                                  0.88
  U37/X (SAEDRVT14_BUF_ECO_1)
  U434/X (SAEDRVT14_A022_1)
U433/X (SAEDRVT14_A0221_OP5)
                                                    0.04
                                                                  0.96
                                                    0.02
                                                                  0.99 f
  U348/X (SAEDRVT14_OR2_1)
                                                                  1.00
   w_min[11] (out)
                                                    0.00
  data arrival time
                                                                  1.00
  (Path is unconstrained)
design_vision>
```

#### MIN\_2 time:

```
U614/X (SAEDRVT14_0AI21_0P5)
                                                                       0.01
                                                                                         0.57 r
      U44/X (SAEDRVT14_OAI22_1)
     U8/X (SAEDRVT14_INV_S_1)
U8/X (SAEDRVT14_INV_S_1)
U441/X (SAEDRVT14_0A2BB2_V1_1)
U197/X (SAEDRVT14_E02_V1_0P75)
U196/X (SAEDRVT14_ND2_CDC_0P5)
U259/X (SAEDRVT14_OR4_1)
                                                                       0.04
                                                                                         0.64 r
                                                                       0.06
                                                                                         0.69 r
                                                                       0.02
                                                                                        0.76 f
0.79 f
                                                                       0.03
      U112/X (SAEDRVT14_0R4_1)
                                                                       0.04
     U3/X (SAEDRVT14_INV_S_1)
U25/X (SAEDRVT14_BUF_ECO_1)
                                                                       0.03
                                                                                         0.85 r
                                                                                         0.88 r
                                                                       0.04
      U76/X (SAEDRVT14_NR2_MM_1)
                                                                       0.03
     U29/X (SAEDRVT14_BUF_ECO_1)
U425/X (SAEDRVT14_A0221_OP5)
U424/X (SAEDRVT14_OR2_1)
                                                                       0.02
                                                                                         0.94 f
                                                                                         0.98 f
                                                                       0.04
                                                                                         1.00 f
      weight_c[19] (out)
      data arrival time
                                                                                         1.00
      (Path is unconstrained)
design vision>
```

USS time:

|   | 1 110112 J_La                 | поротсто |        |
|---|-------------------------------|----------|--------|
| - | input external delay          | 0.00     | 0.00 r |
|   | X_c[2] (in)                   | 0.00     | 0.00 r |
|   | U3/X (SAEDRVT14 INV_S_1)      | 0.02     | 0.02 f |
|   | U75/X (SAEDRVT14_AN2_MM_1)    | 0.03     | 0.05 f |
|   | U83/X (SAEDRVT14_0A21B_1)     | 0.02     | 0.07 r |
|   | U62/X (SAEDRVT14_A0I21_0P5)   | 0.03     | 0.10 f |
|   | U56/X (SAEDRVT14_INV_S_1)     | 0.02     | 0.13 r |
|   | U59/X (SAEDRVT14_OAI22_1)     | 0.03     | 0.16 f |
|   | U55/X (SAEDRVT14_INV_S_1)     | 0.02     | 0.18 r |
|   | U82/X (SAEDRVT14_0A21_1)      | 0.03     | 0.21 r |
|   | U52/X (SAEDRVT14_OAI21_OP5)   | 0.03     | 0.24 f |
|   | U40/X (SAEDRVT14_INV_S_1)     | 0.02     | 0.26 r |
|   | U80/X (SAEDRVT14_0A21_1)      | 0.03     | 0.29 r |
|   | U30/X (SAEDRVT14_ND2_CDC_0P5) | 0.02     | 0.31 f |
|   | sel2_out[0] (out)             | 0.00     | 0.31 f |
|   | data arrival time             |          | 0.31   |
|   |                               |          |        |
|   | (Path is unconstrained)       |          |        |

#### MUX time:

| MUX                                                                                                                                                                                                                                        | 0000                                                                                 | Paentai Ar                                                                   | 220h/51157C                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Point                                                                                                                                                                                                                                      |                                                                                      | Incr                                                                         | Path                                                                                                       |
| input external del<br>sel[2] (in)<br>U385/X (SAEDRVT14_VI)/X (SAEDRVT14_NF<br>U195/X (SAEDRVT14_U195/X (SAEDRVT14_U195/X (SAEDRVT14_U512/X (SAEDRVT14_U511/X (SAEDRVT14_U1140/X (SAEDRVT14_U140/X (SAEDRVT14_o[19] (out) data arrival time | INV_S_1) 12_MM_1) 12_MM_1) 18_MM_1) 18_ECO_1) 18_022_1) 18_022_1 18_0R4_1) 18_0R4_1) | 0.00<br>0.00<br>0.01<br>0.03<br>0.05<br>0.04<br>0.04<br>0.03<br>0.03<br>0.03 | 0.00 f<br>0.00 f<br>0.01 r<br>0.04 f<br>0.09 f<br>0.13 f<br>0.17 f<br>0.20 f<br>0.23 f<br>0.25 f<br>0.26 f |
|                                                                                                                                                                                                                                            |                                                                                      |                                                                              |                                                                                                            |

Total period time: 7.89+1+1+0.31=10.2ns (mux 的 0.26 不算在 critical path) (必須大於 10.2 才不會有 time violation,所以我合到 10.3 就已經是極限了,試 10.2 的時候就有四五個 violation 導致 weight 全錯了)

#### Lessons learned from this lab

這個 lab 首先讓我學到了什麼是 NN,光是讀懂題目就比我寫完 RTL 還久了,利用 traing+更新比例的方式來收斂 input pixel 的特徵值,還蠻有意思的,而且這個壓縮技術聽 VLSI 組的教授有說過實驗室和業界都有在做,覺得受益良多阿。

雖然這次 Lab 都是我自己完成的,缺少了團隊合作及溝通 module 間運作的 體驗,但我覺得我對於計算所需的 period 更加了解了,盡然可以利用各個小 module 的最長時間來加總 critical time。

### *Lab 7 2*

> Draw your state diagram and explain your design. You can draw internal architecture to describe your design



TOP module



State diagram (跟前一題幾乎一模一樣)





- 9) Complete the Controller, VEP ,MIN\_1, MIN\_2, USS, and TOP module, in the system.
- 10) Compile the verilog code to verify the operations of this module works properly.
- 11) Synthesize your *TOP.v* with following constraint:
- Clock period: no more than 20 ns.
- Don't touch network: clk.
- Wire load model: saed14rvt\_ss0p72v125c.
- Synthesized verilog file: *top syn.v.*
- Timing constraint file: top syn.sdf.

12) Please attach your waveforms and specify your operations on the waveforms

因為 Lab7\_2 只跟 Lab7\_1 差別在 Controller 而已,所以就以 Controller 的不同來解釋波型。

#### Controller:



在 som state,當 RAM\_IF 讀到 40959 時(9fff),就會跳到下一個 w\_weight state。



在 w\_pic state, 當 RAM\_RESULT 寫到 20479 時(4fff), 就會跳到下一個 have\_done state。

#### 13) Show simulation result

#### Presim:



Simulation complete via finish(1) at time 639678 NS + 2

#### Postsim:

#### 14) Show SuperLint coverage (TOP.v)



Coverage = 99.8%

#### 15) Your clock period, total cell area, post simulation time (TOP.v)

Clock period: 10.4ns (10.3ns 有 time violation 了)

Total cell area: 17953

Post simulation time: 639678ns

```
saed14rvt_ss0p72v125c (File: /usr/cad/CBDK/SAED14
 Number of ports:
 Number of nets:
                                         71195
 Number of cells:
                                         37530
 Number of combinational cells:
                                         34815
 Number of sequential cells:
                                         1789
 Number of macros/black boxes:
                                            0
 Number of buf/inv:
                                         11876
 Number of references:
 Combinational area:
                                15988.661678
                                2367.940782
 Buf/Inv area:
 Noncombinational area:
                                  1965.321640
 Macro/Black Box area:
                                    0.000000
                                 10507.903702
 Net Interconnect area:
 Total cell area:
                                 17953.983318
 Total area:
                                  28461.887020
 design_vision>
Log History
design_vision>
```

```
RAM RESULT[20470] - uscabe, pass
RAM RESULT[20477] = ccb8a9, pass
RAM RESULT[20478] = a48a79, pass
RAM RESULT[20479] = 634734, pass
```



#### Lessons learned from this lab

我這題跑後模擬跑得有夠久,跑了四次每次都要 40 分鐘左右,而且經過快 20 分鐘以後才跳出一個 time violation 真的很想撞牆,要重合+重跑 simulation QQ。

這次的 Lab 跟上次一樣,我都犯了檔案管理的不好示範,一值在筆電和 soc 電腦做更改 code,導致最後有快 10 幾個版本,而且修改的部分是每一份都 有參雜一點,這部分助教有叫我要做更正,不要把新舊檔混在一起寫。

總之,我覺得不知不覺就在助教身上學到很多知識,像是最基本的 always(\*)內部用 <=合出來也是個 latch,或是一些好用的寫 code 技巧,都讓我 對數位越來越有興趣了,明年都想去比賽了。感謝助教用心教導!!

Please compress all the following files into one compressed file (".tar " format) and submit through Moodle website:

#### 

- 1. If there are other files used in your design, please attach the files too and make sure they're properly included.
- 2. Simulation command

| Problem                         | Command                                                                                  |
|---------------------------------|------------------------------------------------------------------------------------------|
| Lab7_1(pre-sim)                 | ncverilog top_tb.v +define+X (WEIGHT, RESULT, FULL)                                      |
| Lab7_1 (pre-sim with waveform)  | ncverilog top_tb.v +access+r +define+FSDB+X                                              |
| Lab7_1(post-sim)                | ncverilog top_tb.v +define+syn+X                                                         |
| Lab7_1 (post-sim with waveform) | ncverilog top_tb.v +access+r +define+FSDB+syn+X                                          |
| Lab7_2(pre-sim)                 | ncverilog top_tb.v +define+X (WEIGHT, RESULTO, RESULT1, RESULT2, RESULT3, RESULT4, FULL) |
| Lab7_2 (pre-sim with waveform)  | ncverilog top_tb.v +access+r +define+FSDB+X                                              |
| Lab7_2(post-sim)                | ncverilog top_tb.v +define+FSDB+syn+X                                                    |
| Lab7_2 (post-sim with waveform) | ncverilog top_tb.v +access+r +define+FSDB+syn+X                                          |